### SECRET Reproduced from the Unclassified / Declassified Holdings of the National Archives \*\*\* 0. 23 March 1959 ### BARVEST Memory Configuration Report This report summarises a study on the various problems concerning the memory to be used on the HARVEST System. The original decision on HARVEST memory was to order two boxes of high speed memory (2,048 words), and two boxes of medium speed memory (32,768) to be delivered with the HARVEST System. Additional funds (4 million dollars) were programmed in the fiscal year 1961 budget to provide for doubling this memory capacity. A number of changes have occurred since that time which can greatly affect our original decision. They are: - 1. A reduction in the rate of the high speed memory from .5 microseconds to approximately .75 microseconds per repeated access. - 2. A.E.C.'s probable decision to order all medium speed memory. This would leave MSA as sole purchaser of high speed memory. IBM has indicated that there is no company interest in this development. - 3. Maintenance problems are predicted for high speed memory. - 4. We will have a problem in justifying additional memory in FY 1961 if MSA's budget continues to tighten. - 5. IBM's ability to produce and install additional medium speed memory with the delivery of the HARVEST System. The above prompted an investigation into the feasibility of replacing the high speed memory with medium speed memory. A summation of the various memory configurations follows. The times were based on a HARVEST memory bus assumption, made by ANEQ-1, with a synchronized slot time of .25 microseconds, and no memory conflicts. The average random access times were computed on a stream length of 8 characters. | o eneracters. | entrentero. | CONTIGURATION 2 | | |-------------------------------------------------------------------------|------------------------------------|-----------------------------------|------------------------------------| | | h Boxes<br>2.25 microseconds | 2 Boxes<br>75 microseconds | 2.25 microseconds | | Number of words<br>Single access<br>Repeated access<br>Average time for | 65,536<br>1.5 microseconds<br>2.25 | 2,048<br>1.25 migroseconds<br>.75 | 32,768<br>1.5 microseconds<br>2.25 | | Sequential access Average time for | -563 | -375 | 1.125 | | Random access<br>Average time for | 1.0 | -48 | 1.43 | | Count in memory<br>Average time for | 1.0 | .636 | 1.43 | | Existence in memory | 1.0 | .636 | 1.43 | | | | | | SECRET # SECRE A definition of single access for medium speed memory is where successive accesses to a memory box occur at an interval exceeding the memory rate. On highspeed memory, the single access time is used for the first reference following an idle interval of 1.25 microseconds. Repetitive access time is used when successive references to the same memory box occur at an interval less than the memory rate. On some problems this can be eliminated by duplication of the memory area into all boxes. This approach is made much easier when memory can be spared. By duplicating and using the memory distributor, sequential accessing may be performed. The stream unit is capable of a .25 microsecond byte rate (6 bits) on a logic unit operation involving two input streams and one output stream. The source of the input data and the storage of the output is normally in medium speed memory. The size of high speed memory limits its use for data streams. The following table indicates the possible byte rate, assuming stream register memory conflicts only, for the memory configurations under consideration. | | terentation | Byte Bates 4 Boxes 2-25<br>PASTEST AVERAGE | Byte Rates 2 Boxes 2.25 YASTEST AVERAGE | |---|-----------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Ć | Bits<br>Bits<br>Bits<br>Bit | .23 microseconds .29 microseconds .19 microseconds | econds .42 microsec46 microsec.<br>econds .32 microsec35 microsec.<br>econds .21 microsec23 microsec.<br>econds .05 microsec06 microsec. | The fastest rate can be obtained when the programmer controls the starting address of each stream. A comparison of the two memory configurations can be made based on an 8 hour shift of a HARVEST System having two boxes of fast memory and 4 boxes of medium speed memory. A new memory configuration is brought in at this time, because it contains the best features of both configurations under question. This allows a fixed base from which to measure the other two configurations. We will assume that a typical operation shift would break down as follows: 10% Basic computer mode. Reproduced from the Unclassified / Declassified Holdings of the National Archives 21.27 1 - Stream logic operation (sorting, differencing etc.) - Sequential table look up (wired rotor, etc.) Random table look up (decode, etc.) - 5% Random table look up (decode, etc.) 5% Count or existence look up (frequency dist.) SECRET The processing times for this workload are as follows: Reproduced from the Unclassified / Declassified Holdings of the National Archives- 2. | | S Dust - # Nedium | 2 PAST - 2 MEDIUM | <u> </u> | |-------------------|-------------------|-------------------|------------| | Basic Computer | .80 | -90 | .80 | | Logic OP | 4.00 | 4.72 | 4.00 | | Sequential Lookup | 2.40 | 2.40 | 3.36 | | Randon Lookup | .40 | -57 | .40 | | Count | | .40 | 63 | | | 8.00 Hours | 8.99 Hours | 9.19 Hours | If the fast memory repeated access time exceeds .75 microseconds and has to be made a 1 microsecond access, the times above for the first two cases would stay constant, while the p-4 case would be reduced to 8.53. The count in memory feature is not on medium speed memory. This requirement would require some reengineering, but could be added without changing the 2.25 rate. There are other immeasurable factors that affect the above evaluation. The access time to MARVEST indexing levels slows down streaming when the indexing levels are stored in medium speed memory. Nemory conflicts due to input-output functions occur twice as often when only two boxes of medium speed memory are available. This study points out that the two configurations are approximately equal in speed. However, the \$\phi\$ fast-4 medium configuration would give us 30,720 additional words of memory. The medium speed memory is a commercial item minus the special memory features. This is an indication of the reliability that can be expected. There is an indication of a speed improvement in medium speed memory (2.0 microseconds) while fast memory seems to be heading in the opposite direction. Further references and abstracts are included here to complete the study. HARVEST Status Nemo # 2 1 March 1959 #### PAST HORDE The Fast Memory program has been under review with the intent of formulating a more intensive effort. The new program is in terms of having both Fast Memory units tested and available by March, 1960. This program was discussed in detail with Mr. F. Dunham and will not be repeated here. It is sufficiently compact that the next reporting period (March, April) should be of considerable interest. #### SUPPLINIE PLANS A MINERAL BUS A memory bus design suitable for HARVEST presents two fundamental problems not found in the Basic system alone. The first arises because the cycle times of Basic and HARVEST are different, i.e. 200 and 250 millimicroseconds respectively. In turn the memory bus must be run at one or the other of the two rates, or else the two rates might be made equal. # SECRET This latter possibility is unlikely because Basic should not be slowed down on the one hand and MARVEST cannot be speeded up, on the other hand without increasing stream segmentation to a point where most adjustments become impossible. Present thinking is in terms of a bus system run at the MARVEST rate, with checking done in series with the bus operation rather then the re-entrant method employed in Basic. (Ref. Harvest File Hemo #12, Appendix #2.) Some time will be lost in establishing synchronism between arithmetic mode operations and the bus, though the look-sheed mechanism may compensate wholly or in part. The second problem concerns the treatment of Fast Memory, for which the delays inherent in the geneal bus seem too great. Present thinking is in terms of a direct connection between Fast Memory and the Table Reference Unit, with the general bus entering in a less direct way to preserve the common addressability of all memory. It should be noted that bus delay does not affect the rate of Fast Memory, only the individual access time. The need for minimum bus delay depends very much on the relative weight given to multiple look-up operations. The Sigma memory bus is described in Sigma Computer memo #20. The following ANEX memo is by the project engineer assigned to HARVEST memory. See attached memo (copy). The following actions are recommended in order to resolve the question on high speed memory: - 1) Request ANEX-1 to perform an engineering evaluation study, based on the recently completed feasibility to determine the answers to the following: - a. Ability to produce on schedule. - Reliability of components to be used in construction. Maintenance considerations. - d. Speed. - 2) MPRO discussion of the problem. Reproduced from the Unclassified / Declassified Holdings of the National Archives- 3) MPRO - ANEQ discussion on contract problems and results of engineering evaluation. This should be scheduled for the first week of April. > JOSEPH E. O'HARA JR. MERO-03